IEEE

Wen-Ben Jone

SHARE |

From GHN

Jump to: navigation, search

Biography

The next generation of integrated circuitry, featuring reconfigurability, selfrepair, fault-tolerance and self-manageability relies on chips that can effectively self-test. The paper "Fault Tolerant Systems Design in VLSI Using Data Compression Under Constraints of Failure Probabilities," published in the December 2001 issue of IEEE Transactions on Instrumentation and Measurement by Sunil R. Das, Chittoor V. Ramamoorthy, Mansour H. Assaf, Emil M. Petriu and Wen-Ben Jone is a powerful reference for professionals who develop these new chips. The paper offers a lucid case for the importance of response data compaction, as well as an extensive overview of the various built-in self-test (BIST) methods available.

A Senior Member of the IEEE, Wen-Ben Jone is an associate professor in the Department of Electrical and Computer Engineering and Science at the University of Cincinnati in Ohio. His honors include the Best Thesis Award from the Chinese Institute of Electrical Engineering. His research interests include VLSI design for testability, BIST, memory testing, MEMS testing and repair, and low-power circuit design. He has published more than 100 papers and holds one patent.