Takayasu Sakurai: Difference between revisions

From ETHW
No edit summary
No edit summary
 
(3 intermediate revisions by 2 users not shown)
Line 1: Line 1:
== Biography  ==
{{Biography
|Image=Sakurai.jpg
|Associated organizations=University of Tokyo
|Fields of study=Transistors
}}
Considered one of the top integrated-circuit researchers in the world, Takayasu Sakurai’s contributions to [[CMOS]] technology have enabled the scaling down of chip sizes needed for today’s handheld electronics. Dr. Sakurai was one of the earliest researchers to create solutions to power problems facing CMOS logic circuit designers. His simplified models provide designers with intuition of chip performance that is needed to use circuit simulation tools effectively. The “Sakurai model,” developed in 1991, was the world’s first realistic interconnect delay and capacitance model formula and plays a key role in developing today’s high-speed circuits. His “alpha power law model” has been used in many tools for estimating how transistor performance will scale with technology to optimize size and at the same time minimize power.


[[Image:Sakurai.jpg|thumb|right]]
An [[IEEE Fellow Grade History|IEEE Fellow]], Dr. Sakurai is currently a professor with the University of Tokyo’s Institute of Industrial Science.


Considered one of the top integrated-circuit researchers in the world, Takayasu Sakurai’s contributions to [[CMOS]] technology have enabled the scaling down of chip sizes needed for today’s handheld electronics. Dr. Sakurai was one of the earliest researchers to create solutions to power problems facing CMOS logic circuit designers. His simplified models provide designers with intuition of chip performance that is needed to use circuit simulation tools effectively. The “Sakurai model,” developed in 1991, was the world’s first realistic interconnect delay and capacitance model formula and plays a key role in developing today’s high-speed circuits. His “alpha power law model” has been used in many tools for estimating how transistor performance will scale with technology to optimize size and at the same time minimize power.


An [[IEEE Fellow Grade History|IEEE Fellow]], Dr. Sakurai is currently a professor with the University of Tokyo’s Institute of Industrial Science.
[[Category:Integrated circuits]]
[[Category:CMOS integrated circuits & microprocessors]]


[[Category:Integrated_circuits]]
{{DEFAULTSORT:Sakurai}}
[[Category:CMOS_integrated_circuits_&_microprocessors]]

Latest revision as of 18:06, 29 February 2016

Takayasu Sakurai
Takayasu Sakurai
Associated organizations
University of Tokyo
Fields of study
Transistors

Biography

Considered one of the top integrated-circuit researchers in the world, Takayasu Sakurai’s contributions to CMOS technology have enabled the scaling down of chip sizes needed for today’s handheld electronics. Dr. Sakurai was one of the earliest researchers to create solutions to power problems facing CMOS logic circuit designers. His simplified models provide designers with intuition of chip performance that is needed to use circuit simulation tools effectively. The “Sakurai model,” developed in 1991, was the world’s first realistic interconnect delay and capacitance model formula and plays a key role in developing today’s high-speed circuits. His “alpha power law model” has been used in many tools for estimating how transistor performance will scale with technology to optimize size and at the same time minimize power.

An IEEE Fellow, Dr. Sakurai is currently a professor with the University of Tokyo’s Institute of Industrial Science.